## **Overview of AMBA Protocols**

The Advanced Microcontroller Bus Architecture (AMBA) protocols are a set of interconnect protocols designed by ARM for the efficient communication between components within a System on Chip (SoC). As SoCs have evolved to incorporate more components and cores, the need for different types of communication protocols has arisen to address varying requirements in terms of bandwidth, latency, and coherency. This document details the main AMBA protocols: APB, AHB, AXI, ACE, ACE-Lite, and CHI, explaining their features, use cases, and how they address specific limitations.

# **AHB: Advanced High-Performance Bus**

#### Overview

The Advanced High-Performance Bus (AHB) is designed for higher bandwidth requirements than APB. It is used to connect components like internal memory, external memory interfaces, DMA controllers, and DSPs, all on a shared bus.

#### **Features**

**Shared Bus:** Multiple masters and slaves share the bus.

**No Burst Transfers:** Doesn't support burst data transfers, thus not allowing for higher data throughput compared to APB.

## AXI: Advanced Extensible Interface

### **Overview**

The Advanced Extensible Interface (AXI) is designed for high bandwidth and low latency interconnects. AXI uses point-to-point connections, overcoming the limitations of shared bus protocols in terms of the number of connected agents.

#### **Features**

**Point-to-Point Interconnect:** Direct connections between communication partners, reducing contention and improving scalability.

**Multiple Outstanding Transfers:** Supports multiple pipelined data transfers simultaneously.

**Burst Transfers:** Enhanced burst transfer capabilities.

**Separate Read and Write Channels:** Independent channels for read and write operations, allowing concurrent transactions.

**Variable Bus Widths:** Supports different data bus widths, providing flexibility in system design.

## Example

AXI is ideal for high-performance connections, such as between CPUs and memory controllers, where low latency and high bandwidth are critical.

## **ACE: AXI Coherence Extensions**

### **Overview**

The ACE protocol extends AXI to support coherent interconnects, crucial for systems with multiple CPU cores and coherent caches. ACE introduces additional channels to manage cache coherency.

### **Features**

**Snoop Channels:** Adds snoop address, snoop data, and snoop response channels to handle cache coherency.

**High Performance:** Maintains the high bandwidth and low latency of AXI while ensuring data coherency across multiple caches.

**Suitable for Multi-Core Systems:** Designed for systems with multiple coherent cores integrated on a single chip.

# Example

ACE is used in multi-core processors where maintaining data coherency across different CPU caches is essential, such as in modern smartphones and tablets.

# **CHI: Coherent Hub Interface**

#### Overview

The Coherent Hub Interface (CHI) is a complete redesign of the ACE protocol, introduced in the AMBA 5 specification. CHI uses a layered packet-based communication protocol, addressing the needs of complex and scalable systems.

#### **Features**

**Layered Packet-Based Communication:** Uses protocol, link, and physical layers for data transmission.

**Scalability:** Designed for systems with a large number of coherent clusters and heterogeneous compute elements.

**QoS and Flow Control:** Supports Quality of Service (QoS) based flow control and retry mechanisms for reliable and efficient communication.

**Reduced Wiring Complexity:** Packet-based communication reduces the number of physical wires needed compared to signal-level communication.

# Example

CHI is suitable for large-scale, high-performance systems such as server SoCs with many CPU cores and various specialized processing units, where maintaining high throughput and efficient coherency is crucial.

# APB vs. AXI

### Overview

APB (Advanced Peripheral Bus) and AXI (Advanced Extensible Interface) serve different purposes within the AMBA protocol suite. APB is designed for low-bandwidth peripherals, while AXI targets high-bandwidth, low-latency interconnects. Here's a detailed comparison based on their features and use cases.

# **Features Comparison**

#### APB:

**Simplicity:** APB is a simple, non-pipelined protocol.

**Shared Bus:** Uses a single bus for both read and write operations.

No Burst Transfers: Only single data transfers are supported.

**Low Bandwidth:** Suitable for peripherals with low data transfer requirements.

**Ease of Implementation:** Straightforward to implement and use.

#### AXI:

**Point-to-Point Interconnect:** Uses direct connections between components, reducing contention.

**Burst Transfers:** Supports burst data transfers, enhancing data throughput.

**High Bandwidth:** Designed for high-performance systems with significant data transfer needs.

**Separate Channels:** Independent read and write channels for concurrent transactions.

**Scalability:** Supports multiple outstanding transfers and variable bus widths.

## Point-to-Point Interconnect vs. Shared Bus Protocol

## **Shared Bus Protocol (in APB):**

Single Communication Path: All devices (agents) share a single communication path.

**Contention:** Multiple devices need to arbitrate for the bus, which can lead to contention and increased latency as only one device can use the bus at a time.

**Scalability:** As the number of devices increases, the contention and latency issues worsen, making it difficult to scale the system efficiently.

## Point-to-Point Interconnect (in AXI):

**Direct Connections:** Each pair of communicating devices has a dedicated pathway.

**No Contention:** Since the connections are direct, there is no need for arbitration between multiple devices wanting to use the same path, leading to lower latency and higher bandwidth.

**Scalability:** Easily scalable because adding more devices doesn't necessarily increase contention; each new device can have its own dedicated connections.

# **Advantages of AXI's Point-to-Point Interconnect**

**Increased Bandwidth:** With direct connections, multiple data transfers can occur simultaneously between different device pairs, maximizing the use of available bandwidth.

**Reduced Latency:** Since there is no need to wait for a shared bus to become available, data transfers can happen immediately when needed, reducing latency.

**Scalability:** Adding more devices to the system does not proportionally increase the complexity or the waiting times, as each new device can have its own direct connections.

**Support for Multiple Outstanding Transactions:** The pipelined nature of AXI allows multiple transactions to be in-flight simultaneously, further enhancing the throughput and efficiency.

**Burst Transfers:** AXI supports burst data transfers, which means multiple pieces of data can be sent in a sequence without needing to re-arbitrate for each piece, optimizing the use of the data paths.

**Separate Read and Write Channels:** AXI has separate channels for read and write operations, allowing for concurrent read and write transactions without interference, improving overall system performance.

### **Use Cases**

### APB:

**Low-Speed Peripherals:** Ideal for connecting components like GPIOs, UARTs, and timers where bandwidth requirements are minimal.

### **AXI:**

**High-Performance Components:** Suitable for connections between CPUs, memory controllers, and high-speed peripherals.

**Data-Intensive Applications:** Used in systems requiring high throughput and low latency, such as multimedia processing and high-speed data transfer.

# Example

**APB Example:** Connecting a timer to a microcontroller in an embedded system.

**AXI Example:** Connecting a CPU to a high-speed memory controller in a smartphone SoC.

### **AXI vs. ACE**

#### Overview

AXI (Advanced Extensible Interface) and ACE (AXI Coherence Extensions) are both part of the AMBA protocol family, with ACE being an extension of AXI to support cache coherency in multi-core systems. This comparison highlights the differences and the enhancements ACE brings over AXI.

## **Features Comparison**

## **AXI:**

**High Bandwidth and Low Latency:** Designed for efficient data transfer with minimal delay.

**Pipelined Architecture:** Supports multiple outstanding transactions and burst transfers.

**Separate Channels:** Independent channels for read and write operations.

**Point-to-Point Interconnect:** Direct connections between components, enhancing scalability.

### ACE:

Coherency Support: Extends AXI by adding cache coherency mechanisms.

**Snoop Channels:** Introduces snoop address, snoop data, and snoop response channels to manage coherency.

Multi-Core Systems: Designed for systems with multiple CPU cores and coherent caches.

**High Performance:** Maintains the high bandwidth and low latency of AXI while ensuring data consistency across caches.

# **Important Concepts:**

### **AXI Protocol:**

**Read and Write Channels:** AXI uses separate channels for read and write operations, allowing efficient and high-speed data transfer between components.

**Address, Control, and Data Channels:** These are the primary channels used for data transactions.

# **Cache Coherency:**

In multi-core systems, each core may have its own cache. Cache coherency ensures that all caches have a consistent view of the memory.

If one core updates a memory location, other cores must be aware of this change to maintain data consistency.

# **Snoop Transactions (in ACE):**

Snoop transactions are used to check the status of caches in other processors.

They ensure that when a core accesses or modifies data, other cores' caches are updated or invalidated as needed.

## **ACE Protocol Extensions:**

The ACE protocol extends the basic AXI protocol by adding new channels specifically for handling cache coherency through snoop transactions:

## **Snoop Address Channel:**

**Purpose:** Carries the address of the cache line that needs to be checked or updated.

**Function:** When a core wants to read or write data, it sends a snoop address to other caches to check if they have a copy of the data.

## **Snoop Data Channel:**

**Purpose:** Carries the data being snooped.

**Function:** If another cache has the data, it can send the data back through the snoop data channel. This helps maintain coherency by ensuring all caches have the latest data.

## **Snoop Response Channel:**

**Purpose:** Carries the response to the snoop request.

**Function:** The response includes information about the state of the data in other caches (e.g., whether the data was found, if it was dirty, etc.). This informs the requesting core how to proceed (e.g., whether to use the data from its own cache or update it).

# **Benefits of ACE's Snoop Channels**

**Improved Coherency Management:** The separate snoop channels allow for dedicated communication paths for coherency messages, ensuring that they do not interfere with regular read and write data traffic.

**Efficient Snoop Operations:** By having distinct channels for snoop addresses, data, and responses, the ACE protocol can efficiently manage and process snoop requests without delaying other operations.

**Reduced Latency:** Snoop transactions can be processed in parallel with regular read and write operations, reducing the overall latency of coherency management.

**Scalability:** The dedicated snoop channels make it easier to scale the system with more cores and caches, as each core can communicate coherency information without bottlenecks.

### **Use Cases**

### **AXI:**

**Single-Core Systems:** Ideal for systems where cache coherency is not a concern.

**High-Speed Data Transfer:** Suitable for connecting high-performance components requiring efficient data transfer.

#### ACE:

Multi-Core Systems: Essential for maintaining cache coherency in multi-core processors.

**Complex SoCs:** Used in SoCs with coherent clusters, ensuring data consistency across multiple caches.

## Example

**AXI Example:** Connecting a GPU to a memory controller in a high-performance graphics system.

**ACE Example:** Ensuring cache coherency between multiple CPU cores in a modern smartphone SoC.

### ACE vs. CHI

### Overview

ACE (AXI Coherence Extensions) and CHI (Coherent Hub Interface) both support cache coherency, but CHI represents a more advanced, scalable approach designed for larger, more complex systems. This section compares their features and the evolution from ACE to CHI.

# **Features Comparison**

#### ACE:

**Cache Coherency:** Adds snoop channels to the AXI protocol to manage coherency.

**Signal-Level Communication:** Uses direct signal-level communication between master and slave.

**Suitable for Small Clusters:** Effective for dual/quad-core systems with coherent caches.

### CHI:

**Layered Packet-Based Protocol:** Uses a layered approach with protocol, link, and physical layers.

**Scalability:** Designed for large, complex systems with many coherent clusters.

**QoS and Flow Control:** Supports Quality of Service (QoS) based flow control and retry mechanisms.

**Reduced Wiring Complexity:** Packet-based communication reduces the need for numerous physical wires.

# **Layered Packet-Based Communication Protocol:**

**Packet-Based Communication:** Instead of using direct signal-level communication (like in ACE), CHI transmits data in packets. Each packet contains a portion of the data along with control information.

**Layered Approach:** The communication protocol is divided into different layers, each with specific responsibilities.

# **Layers in CHI Protocol**

# **Protocol Layer:**

**Function:** Manages the high-level communication rules and data formats. It defines the structure and type of packets and handles coherency operations.

**Role:** Ensures that the communication adheres to the agreed-upon rules for data exchange and coherency.

# **Link Layer:**

**Function:** Manages the reliable transmission of packets over the physical medium. It ensures that packets are correctly sent and received.

**Role:** Provides mechanisms for error detection, correction, and retransmission if necessary.

## **Physical Layer:**

**Function:** Deals with the actual hardware transmission of data packets over the physical interconnect (wires, traces, etc.).

**Role:** Transmits raw data signals and handles the physical connectivity between components.

# **Advantages of Layered Packet-Based Communication**

# Scalability:

**Improved Scalability:** Easier to add more components and handle complex communication patterns, as the protocol is designed to manage packetized data efficiently.

**Flexible Infrastructure:** Allows for more flexible and modular system design, accommodating growing numbers of cores and heterogeneous components.

## **Efficient Use of Resources:**

**Reduced Wiring Complexity:** Packet-based communication reduces the need for numerous direct signal wires, simplifying the physical design and potentially lowering costs.

**Efficient Data Management:** The protocol can manage data and control information more efficiently, reducing overhead and improving performance.

# **Error Management and Reliability:**

**Retry Mechanisms:** The link layer can detect transmission errors and trigger retransmissions, ensuring data integrity.

Error Correction: Ensures that data corruption is minimized and corrected promptly.

# Quality of Service (QoS) and Flow Control

## **QoS-Based Flow Control:**

**Quality of Service (QoS):** Refers to the ability to prioritize certain types of data or communication streams to ensure that critical operations get the necessary bandwidth and low latency.

**Flow Control:** Manages the rate of data transmission between components to prevent congestion and ensure smooth data flow.

# **Retry Mechanisms:**

**Ensuring Reliability:** If a data packet is not successfully received, the protocol can detect this and automatically retry the transmission, enhancing reliability.

**Reduced Data Loss:** Minimizes the chances of data loss due to transmission errors, improving overall system robustness.

### **Use Cases**

### ACE:

**Small to Medium Coherent Systems:** Suitable for systems with a limited number of coherent cores.

Mobile SoCs: Common in dual/quad-core mobile SoC designs.

#### CHI:

**Large-Scale Systems:** Ideal for server SoCs and other large-scale applications with numerous coherent cores.

**High-Performance Computing:** Used in systems where high throughput and efficient coherency management are critical.

# Example

**ACE Example:** Ensuring coherency in a quad-core tablet SoC.

**CHI Example:** Managing coherency in a multi-core server SoC with numerous heterogeneous components.